ASIC Engineer Job Opportunity In Bangalore at NVIDIA

Job description:

NVIDIA is now looking for highly driven and innovative ASIC / Hardware Engineers. NVIDIA is looking for bright engineers across our hardware engineering groups to help us Architect, Design and verify our next generation GPUs, CPU and SoCs meant to accelerate the performance of Data Center, Machine Learning, Autonomous Driving, Ray Tracing and many more exciting applications. You will get to work on high performance GPU / SOC/ CPU across Memory sub-systems, Graphic processing units, NOC based Interconnect Fabric, High speed IO’s etc.

Job duties and responsibilities:

  • Work on hardware models of different levels of extraction, including performance models, RTL test benches and emulators to find performance bottlenecks in the system.
  • Work closely with the architecture and design teams to explore architecture trade-offs related to system performance, area, and power consumption.
  • Understand key performance use cases or the product. Develop workloads and test suites targeting graphics, machine learning, automotive, video, compute vision applications running on our products.
  • You will be responsible to make architectural trade-offs based on feature/performance/power requirements, analyse system implications, come up with the micro-architecture, implement RTL, drive the verification, close timing, and support silicon validation.
  • Developing test plans, tests and verification infrastructure for complex IP’s/sub-system/SOC’s.
  • Creating verification environment using UVM methodology and reusable  bus functional models, monitors, checkers and scoreboards.
  • Driving functional coverage driven verification closure.
  • Develop and enhance timing analysis/signoff work-flow from frontend (pre-layout) to backend (post-layout) at both chip and block level.
  • Develop custom timing scripts using tcl/primetime for clock skew analysis, special circuits such as clock dividers, core logic <-> IO macros interfaces such as PCI-E, Frame-Buffer/Memory, HDMI, etc.
  • Chip level Integration, physically partitioning and floor planning along with Physical Verification and EM IR Drop
  • You will be responsible for the design and implementation of state-of-the-art designs in test access mechanisms, IO BIST, memory BIST and scan compression.
  • In addition, you will help develop and deploy DFT methodologies for our next generation products.
  • Be apart of innovation to strive improve the quality of DFT methods.
  • Work with architects, designers and post-silicon teams.

Requirements:

  • BTech/MTech with 2+ years of experience in micro-architecture, RTL development of complex designs.
  • Possess strong digital design fundamentals.
  • Preferably have a deep understanding of ASIC design flow including RTL design, verification, logic synthesis, prototyping, DFT, timing analysis, floor planning, ECO, bring up and lab debug is a prerequisite for this role.

If you have experience in at least a few of the following skills, we will have an excellent match for our needs:

  • GPU / CPU / SOC Performance verification and analysis.
  • CPU, Memory controller, Bus Interconnect, Cache coherency
  • IP / SOC Design, Micro-architecture across High Speed IO controller (UFS/PCIE/ XUSB), Network on Chip / 10G Ethernet MAC and (or) Switch
  • IP / SOC
  • Graphics Processing Unit (GPU Design & Verification)
  • BOOT and Power management features for complex SOC’s
  • FPGA Prototype with prior experience in HAP
  • Good debugging and analytical skills.
  • Good interpersonal skills and ability to work as an excellent teammate
  • Excellent communication skills to collaborate with cross-cultural teams and work in a matrix organization

Job/Req. ID: JR1978791

Company: NVIDIA

Location: Bangalore, KA

Job Category: VLSI Engineering

Join all India VLSI Jobs Telegram channel